github.com/rohankumardubey/syslog-redirector-golang@v0.0.0-20140320174030-4859f03d829a/src/cmd/6c/reg.c (about)

     1  // Inferno utils/6c/reg.c
     2  // http://code.google.com/p/inferno-os/source/browse/utils/6c/reg.c
     3  //
     4  //	Copyright © 1994-1999 Lucent Technologies Inc.  All rights reserved.
     5  //	Portions Copyright © 1995-1997 C H Forsyth (forsyth@terzarima.net)
     6  //	Portions Copyright © 1997-1999 Vita Nuova Limited
     7  //	Portions Copyright © 2000-2007 Vita Nuova Holdings Limited (www.vitanuova.com)
     8  //	Portions Copyright © 2004,2006 Bruce Ellis
     9  //	Portions Copyright © 2005-2007 C H Forsyth (forsyth@terzarima.net)
    10  //	Revisions Copyright © 2000-2007 Lucent Technologies Inc. and others
    11  //	Portions Copyright © 2009 The Go Authors.  All rights reserved.
    12  //
    13  // Permission is hereby granted, free of charge, to any person obtaining a copy
    14  // of this software and associated documentation files (the "Software"), to deal
    15  // in the Software without restriction, including without limitation the rights
    16  // to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
    17  // copies of the Software, and to permit persons to whom the Software is
    18  // furnished to do so, subject to the following conditions:
    19  //
    20  // The above copyright notice and this permission notice shall be included in
    21  // all copies or substantial portions of the Software.
    22  //
    23  // THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
    24  // IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
    25  // FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL THE
    26  // AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
    27  // LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
    28  // OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
    29  // THE SOFTWARE.
    30  
    31  #include "gc.h"
    32  
    33  static	void	fixjmp(Reg*);
    34  
    35  Reg*
    36  rega(void)
    37  {
    38  	Reg *r;
    39  
    40  	r = freer;
    41  	if(r == R) {
    42  		r = alloc(sizeof(*r));
    43  	} else
    44  		freer = r->link;
    45  
    46  	*r = zreg;
    47  	return r;
    48  }
    49  
    50  int
    51  rcmp(const void *a1, const void *a2)
    52  {
    53  	Rgn *p1, *p2;
    54  	int c1, c2;
    55  
    56  	p1 = (Rgn*)a1;
    57  	p2 = (Rgn*)a2;
    58  	c1 = p2->cost;
    59  	c2 = p1->cost;
    60  	if(c1 -= c2)
    61  		return c1;
    62  	return p2->varno - p1->varno;
    63  }
    64  
    65  void
    66  regopt(Prog *p)
    67  {
    68  	Reg *r, *r1, *r2;
    69  	Prog *p1;
    70  	int i, z;
    71  	int32 initpc, val, npc;
    72  	uint32 vreg;
    73  	Bits bit;
    74  	struct
    75  	{
    76  		int32	m;
    77  		int32	c;
    78  		Reg*	p;
    79  	} log5[6], *lp;
    80  
    81  	firstr = R;
    82  	lastr = R;
    83  	nvar = 0;
    84  	regbits = RtoB(D_SP) | RtoB(D_AX) | RtoB(D_X0);
    85  	for(z=0; z<BITS; z++) {
    86  		externs.b[z] = 0;
    87  		params.b[z] = 0;
    88  		consts.b[z] = 0;
    89  		addrs.b[z] = 0;
    90  	}
    91  
    92  	/*
    93  	 * pass 1
    94  	 * build aux data structure
    95  	 * allocate pcs
    96  	 * find use and set of variables
    97  	 */
    98  	val = 5L * 5L * 5L * 5L * 5L;
    99  	lp = log5;
   100  	for(i=0; i<5; i++) {
   101  		lp->m = val;
   102  		lp->c = 0;
   103  		lp->p = R;
   104  		val /= 5L;
   105  		lp++;
   106  	}
   107  	val = 0;
   108  	for(; p != P; p = p->link) {
   109  		switch(p->as) {
   110  		case ADATA:
   111  		case AGLOBL:
   112  		case ANAME:
   113  		case ASIGNAME:
   114  		case AFUNCDATA:
   115  			continue;
   116  		}
   117  		r = rega();
   118  		if(firstr == R) {
   119  			firstr = r;
   120  			lastr = r;
   121  		} else {
   122  			lastr->link = r;
   123  			r->p1 = lastr;
   124  			lastr->s1 = r;
   125  			lastr = r;
   126  		}
   127  		r->prog = p;
   128  		r->pc = val;
   129  		val++;
   130  
   131  		lp = log5;
   132  		for(i=0; i<5; i++) {
   133  			lp->c--;
   134  			if(lp->c <= 0) {
   135  				lp->c = lp->m;
   136  				if(lp->p != R)
   137  					lp->p->log5 = r;
   138  				lp->p = r;
   139  				(lp+1)->c = 0;
   140  				break;
   141  			}
   142  			lp++;
   143  		}
   144  
   145  		r1 = r->p1;
   146  		if(r1 != R)
   147  		switch(r1->prog->as) {
   148  		case ARET:
   149  		case AJMP:
   150  		case AIRETL:
   151  		case AIRETQ:
   152  			r->p1 = R;
   153  			r1->s1 = R;
   154  		}
   155  
   156  		bit = mkvar(r, &p->from);
   157  		if(bany(&bit))
   158  		switch(p->as) {
   159  		/*
   160  		 * funny
   161  		 */
   162  		case ALEAL:
   163  		case ALEAQ:
   164  			for(z=0; z<BITS; z++)
   165  				addrs.b[z] |= bit.b[z];
   166  			break;
   167  
   168  		/*
   169  		 * left side read
   170  		 */
   171  		default:
   172  			for(z=0; z<BITS; z++)
   173  				r->use1.b[z] |= bit.b[z];
   174  			break;
   175  		}
   176  
   177  		bit = mkvar(r, &p->to);
   178  		if(bany(&bit))
   179  		switch(p->as) {
   180  		default:
   181  			diag(Z, "reg: unknown op: %A", p->as);
   182  			break;
   183  
   184  		/*
   185  		 * right side read
   186  		 */
   187  		case ACMPB:
   188  		case ACMPL:
   189  		case ACMPQ:
   190  		case ACMPW:
   191  		case APREFETCHT0:
   192  		case APREFETCHT1:
   193  		case APREFETCHT2:
   194  		case APREFETCHNTA:
   195  		case ACOMISS:
   196  		case ACOMISD:
   197  		case AUCOMISS:
   198  		case AUCOMISD:
   199  			for(z=0; z<BITS; z++)
   200  				r->use2.b[z] |= bit.b[z];
   201  			break;
   202  
   203  		/*
   204  		 * right side write
   205  		 */
   206  		case ANOP:
   207  		case AMOVL:
   208  		case AMOVQ:
   209  		case AMOVB:
   210  		case AMOVW:
   211  		case AMOVBLSX:
   212  		case AMOVBLZX:
   213  		case AMOVBQSX:
   214  		case AMOVBQZX:
   215  		case AMOVLQSX:
   216  		case AMOVLQZX:
   217  		case AMOVWLSX:
   218  		case AMOVWLZX:
   219  		case AMOVWQSX:
   220  		case AMOVWQZX:
   221  		case AMOVQL:
   222  
   223  		case AMOVSS:
   224  		case AMOVSD:
   225  		case ACVTSD2SL:
   226  		case ACVTSD2SQ:
   227  		case ACVTSD2SS:
   228  		case ACVTSL2SD:
   229  		case ACVTSL2SS:
   230  		case ACVTSQ2SD:
   231  		case ACVTSQ2SS:
   232  		case ACVTSS2SD:
   233  		case ACVTSS2SL:
   234  		case ACVTSS2SQ:
   235  		case ACVTTSD2SL:
   236  		case ACVTTSD2SQ:
   237  		case ACVTTSS2SL:
   238  		case ACVTTSS2SQ:
   239  			for(z=0; z<BITS; z++)
   240  				r->set.b[z] |= bit.b[z];
   241  			break;
   242  
   243  		/*
   244  		 * right side read+write
   245  		 */
   246  		case AADDB:
   247  		case AADDL:
   248  		case AADDQ:
   249  		case AADDW:
   250  		case AANDB:
   251  		case AANDL:
   252  		case AANDQ:
   253  		case AANDW:
   254  		case ASUBB:
   255  		case ASUBL:
   256  		case ASUBQ:
   257  		case ASUBW:
   258  		case AORB:
   259  		case AORL:
   260  		case AORQ:
   261  		case AORW:
   262  		case AXORB:
   263  		case AXORL:
   264  		case AXORQ:
   265  		case AXORW:
   266  		case ASALB:
   267  		case ASALL:
   268  		case ASALQ:
   269  		case ASALW:
   270  		case ASARB:
   271  		case ASARL:
   272  		case ASARQ:
   273  		case ASARW:
   274  		case AROLB:
   275  		case AROLL:
   276  		case AROLQ:
   277  		case AROLW:
   278  		case ARORB:
   279  		case ARORL:
   280  		case ARORQ:
   281  		case ARORW:
   282  		case ASHLB:
   283  		case ASHLL:
   284  		case ASHLQ:
   285  		case ASHLW:
   286  		case ASHRB:
   287  		case ASHRL:
   288  		case ASHRQ:
   289  		case ASHRW:
   290  		case AIMULL:
   291  		case AIMULQ:
   292  		case AIMULW:
   293  		case ANEGL:
   294  		case ANEGQ:
   295  		case ANOTL:
   296  		case ANOTQ:
   297  		case AADCL:
   298  		case AADCQ:
   299  		case ASBBL:
   300  		case ASBBQ:
   301  
   302  		case AADDSD:
   303  		case AADDSS:
   304  		case ACMPSD:
   305  		case ACMPSS:
   306  		case ADIVSD:
   307  		case ADIVSS:
   308  		case AMAXSD:
   309  		case AMAXSS:
   310  		case AMINSD:
   311  		case AMINSS:
   312  		case AMULSD:
   313  		case AMULSS:
   314  		case ARCPSS:
   315  		case ARSQRTSS:
   316  		case ASQRTSD:
   317  		case ASQRTSS:
   318  		case ASUBSD:
   319  		case ASUBSS:
   320  		case AXORPD:
   321  			for(z=0; z<BITS; z++) {
   322  				r->set.b[z] |= bit.b[z];
   323  				r->use2.b[z] |= bit.b[z];
   324  			}
   325  			break;
   326  
   327  		/*
   328  		 * funny
   329  		 */
   330  		case ACALL:
   331  			for(z=0; z<BITS; z++)
   332  				addrs.b[z] |= bit.b[z];
   333  			break;
   334  		}
   335  
   336  		switch(p->as) {
   337  		case AIMULL:
   338  		case AIMULQ:
   339  		case AIMULW:
   340  			if(p->to.type != D_NONE)
   341  				break;
   342  
   343  		case AIDIVB:
   344  		case AIDIVL:
   345  		case AIDIVQ:
   346  		case AIDIVW:
   347  		case AIMULB:
   348  		case ADIVB:
   349  		case ADIVL:
   350  		case ADIVQ:
   351  		case ADIVW:
   352  		case AMULB:
   353  		case AMULL:
   354  		case AMULQ:
   355  		case AMULW:
   356  
   357  		case ACWD:
   358  		case ACDQ:
   359  		case ACQO:
   360  			r->regu |= RtoB(D_AX) | RtoB(D_DX);
   361  			break;
   362  
   363  		case AREP:
   364  		case AREPN:
   365  		case ALOOP:
   366  		case ALOOPEQ:
   367  		case ALOOPNE:
   368  			r->regu |= RtoB(D_CX);
   369  			break;
   370  
   371  		case AMOVSB:
   372  		case AMOVSL:
   373  		case AMOVSQ:
   374  		case AMOVSW:
   375  		case ACMPSB:
   376  		case ACMPSL:
   377  		case ACMPSQ:
   378  		case ACMPSW:
   379  			r->regu |= RtoB(D_SI) | RtoB(D_DI);
   380  			break;
   381  
   382  		case ASTOSB:
   383  		case ASTOSL:
   384  		case ASTOSQ:
   385  		case ASTOSW:
   386  		case ASCASB:
   387  		case ASCASL:
   388  		case ASCASQ:
   389  		case ASCASW:
   390  			r->regu |= RtoB(D_AX) | RtoB(D_DI);
   391  			break;
   392  
   393  		case AINSB:
   394  		case AINSL:
   395  		case AINSW:
   396  		case AOUTSB:
   397  		case AOUTSL:
   398  		case AOUTSW:
   399  			r->regu |= RtoB(D_DI) | RtoB(D_DX);
   400  			break;
   401  		}
   402  	}
   403  	if(firstr == R)
   404  		return;
   405  	initpc = pc - val;
   406  	npc = val;
   407  
   408  	/*
   409  	 * pass 2
   410  	 * turn branch references to pointers
   411  	 * build back pointers
   412  	 */
   413  	for(r = firstr; r != R; r = r->link) {
   414  		p = r->prog;
   415  		if(p->to.type == D_BRANCH) {
   416  			val = p->to.offset - initpc;
   417  			r1 = firstr;
   418  			while(r1 != R) {
   419  				r2 = r1->log5;
   420  				if(r2 != R && val >= r2->pc) {
   421  					r1 = r2;
   422  					continue;
   423  				}
   424  				if(r1->pc == val)
   425  					break;
   426  				r1 = r1->link;
   427  			}
   428  			if(r1 == R) {
   429  				nearln = p->lineno;
   430  				diag(Z, "ref not found\n%P", p);
   431  				continue;
   432  			}
   433  			if(r1 == r) {
   434  				nearln = p->lineno;
   435  				diag(Z, "ref to self\n%P", p);
   436  				continue;
   437  			}
   438  			r->s2 = r1;
   439  			r->p2link = r1->p2;
   440  			r1->p2 = r;
   441  		}
   442  	}
   443  	if(debug['R']) {
   444  		p = firstr->prog;
   445  		print("\n%L %D\n", p->lineno, &p->from);
   446  	}
   447  
   448  	/*
   449  	 * pass 2.1
   450  	 * fix jumps
   451  	 */
   452  	fixjmp(firstr);
   453  
   454  	/*
   455  	 * pass 2.5
   456  	 * find looping structure
   457  	 */
   458  	for(r = firstr; r != R; r = r->link)
   459  		r->active = 0;
   460  	change = 0;
   461  	loopit(firstr, npc);
   462  	if(debug['R'] && debug['v']) {
   463  		print("\nlooping structure:\n");
   464  		for(r = firstr; r != R; r = r->link) {
   465  			print("%d:%P", r->loop, r->prog);
   466  			for(z=0; z<BITS; z++)
   467  				bit.b[z] = r->use1.b[z] |
   468  					   r->use2.b[z] |
   469  					   r->set.b[z];
   470  			if(bany(&bit)) {
   471  				print("\t");
   472  				if(bany(&r->use1))
   473  					print(" u1=%B", r->use1);
   474  				if(bany(&r->use2))
   475  					print(" u2=%B", r->use2);
   476  				if(bany(&r->set))
   477  					print(" st=%B", r->set);
   478  			}
   479  			print("\n");
   480  		}
   481  	}
   482  
   483  	/*
   484  	 * pass 3
   485  	 * iterate propagating usage
   486  	 * 	back until flow graph is complete
   487  	 */
   488  loop1:
   489  	change = 0;
   490  	for(r = firstr; r != R; r = r->link)
   491  		r->active = 0;
   492  	for(r = firstr; r != R; r = r->link)
   493  		if(r->prog->as == ARET)
   494  			prop(r, zbits, zbits);
   495  loop11:
   496  	/* pick up unreachable code */
   497  	i = 0;
   498  	for(r = firstr; r != R; r = r1) {
   499  		r1 = r->link;
   500  		if(r1 && r1->active && !r->active) {
   501  			prop(r, zbits, zbits);
   502  			i = 1;
   503  		}
   504  	}
   505  	if(i)
   506  		goto loop11;
   507  	if(change)
   508  		goto loop1;
   509  
   510  
   511  	/*
   512  	 * pass 4
   513  	 * iterate propagating register/variable synchrony
   514  	 * 	forward until graph is complete
   515  	 */
   516  loop2:
   517  	change = 0;
   518  	for(r = firstr; r != R; r = r->link)
   519  		r->active = 0;
   520  	synch(firstr, zbits);
   521  	if(change)
   522  		goto loop2;
   523  
   524  
   525  	/*
   526  	 * pass 5
   527  	 * isolate regions
   528  	 * calculate costs (paint1)
   529  	 */
   530  	r = firstr;
   531  	if(r) {
   532  		for(z=0; z<BITS; z++)
   533  			bit.b[z] = (r->refahead.b[z] | r->calahead.b[z]) &
   534  			  ~(externs.b[z] | params.b[z] | addrs.b[z] | consts.b[z]);
   535  		if(bany(&bit)) {
   536  			nearln = r->prog->lineno;
   537  			warn(Z, "used and not set: %B", bit);
   538  			if(debug['R'] && !debug['w'])
   539  				print("used and not set: %B\n", bit);
   540  		}
   541  	}
   542  	if(debug['R'] && debug['v'])
   543  		print("\nprop structure:\n");
   544  	for(r = firstr; r != R; r = r->link)
   545  		r->act = zbits;
   546  	rgp = region;
   547  	nregion = 0;
   548  	for(r = firstr; r != R; r = r->link) {
   549  		if(debug['R'] && debug['v']) {
   550  			print("%P\t", r->prog);
   551  			if(bany(&r->set))
   552  				print("s:%B ", r->set);
   553  			if(bany(&r->refahead))
   554  				print("ra:%B ", r->refahead);
   555  			if(bany(&r->calahead))
   556  				print("ca:%B ", r->calahead);
   557  			print("\n");
   558  		}
   559  		for(z=0; z<BITS; z++)
   560  			bit.b[z] = r->set.b[z] &
   561  			  ~(r->refahead.b[z] | r->calahead.b[z] | addrs.b[z]);
   562  		if(bany(&bit)) {
   563  			nearln = r->prog->lineno;
   564  			warn(Z, "set and not used: %B", bit);
   565  			if(debug['R'])
   566  				print("set and not used: %B\n", bit);
   567  			excise(r);
   568  		}
   569  		for(z=0; z<BITS; z++)
   570  			bit.b[z] = LOAD(r) & ~(r->act.b[z] | addrs.b[z]);
   571  		while(bany(&bit)) {
   572  			i = bnum(bit);
   573  			rgp->enter = r;
   574  			rgp->varno = i;
   575  			change = 0;
   576  			if(debug['R'] && debug['v'])
   577  				print("\n");
   578  			paint1(r, i);
   579  			bit.b[i/32] &= ~(1L<<(i%32));
   580  			if(change <= 0) {
   581  				if(debug['R'])
   582  					print("%L$%d: %B\n",
   583  						r->prog->lineno, change, blsh(i));
   584  				continue;
   585  			}
   586  			rgp->cost = change;
   587  			nregion++;
   588  			if(nregion >= NRGN) {
   589  				warn(Z, "too many regions");
   590  				goto brk;
   591  			}
   592  			rgp++;
   593  		}
   594  	}
   595  brk:
   596  	qsort(region, nregion, sizeof(region[0]), rcmp);
   597  
   598  	/*
   599  	 * pass 6
   600  	 * determine used registers (paint2)
   601  	 * replace code (paint3)
   602  	 */
   603  	rgp = region;
   604  	for(i=0; i<nregion; i++) {
   605  		bit = blsh(rgp->varno);
   606  		vreg = paint2(rgp->enter, rgp->varno);
   607  		vreg = allreg(vreg, rgp);
   608  		if(debug['R']) {
   609  			print("%L$%d %R: %B\n",
   610  				rgp->enter->prog->lineno,
   611  				rgp->cost,
   612  				rgp->regno,
   613  				bit);
   614  		}
   615  		if(rgp->regno != 0)
   616  			paint3(rgp->enter, rgp->varno, vreg, rgp->regno);
   617  		rgp++;
   618  	}
   619  	/*
   620  	 * pass 7
   621  	 * peep-hole on basic block
   622  	 */
   623  	if(!debug['R'] || debug['P'])
   624  		peep();
   625  
   626  	/*
   627  	 * pass 8
   628  	 * recalculate pc
   629  	 */
   630  	val = initpc;
   631  	for(r = firstr; r != R; r = r1) {
   632  		r->pc = val;
   633  		p = r->prog;
   634  		p1 = P;
   635  		r1 = r->link;
   636  		if(r1 != R)
   637  			p1 = r1->prog;
   638  		for(; p != p1; p = p->link) {
   639  			switch(p->as) {
   640  			default:
   641  				val++;
   642  				break;
   643  
   644  			case ANOP:
   645  			case ADATA:
   646  			case AGLOBL:
   647  			case ANAME:
   648  			case ASIGNAME:
   649  			case AFUNCDATA:
   650  				break;
   651  			}
   652  		}
   653  	}
   654  	pc = val;
   655  
   656  	/*
   657  	 * fix up branches
   658  	 */
   659  	if(debug['R'])
   660  		if(bany(&addrs))
   661  			print("addrs: %B\n", addrs);
   662  
   663  	r1 = 0; /* set */
   664  	for(r = firstr; r != R; r = r->link) {
   665  		p = r->prog;
   666  		if(p->to.type == D_BRANCH)
   667  			p->to.offset = r->s2->pc;
   668  		r1 = r;
   669  	}
   670  
   671  	/*
   672  	 * last pass
   673  	 * eliminate nops
   674  	 * free aux structures
   675  	 */
   676  	for(p = firstr->prog; p != P; p = p->link){
   677  		while(p->link && p->link->as == ANOP)
   678  			p->link = p->link->link;
   679  	}
   680  	if(r1 != R) {
   681  		r1->link = freer;
   682  		freer = firstr;
   683  	}
   684  }
   685  
   686  /*
   687   * add mov b,rn
   688   * just after r
   689   */
   690  void
   691  addmove(Reg *r, int bn, int rn, int f)
   692  {
   693  	Prog *p, *p1;
   694  	Adr *a;
   695  	Var *v;
   696  
   697  	p1 = alloc(sizeof(*p1));
   698  	*p1 = zprog;
   699  	p = r->prog;
   700  
   701  	p1->link = p->link;
   702  	p->link = p1;
   703  	p1->lineno = p->lineno;
   704  
   705  	v = var + bn;
   706  
   707  	a = &p1->to;
   708  	a->sym = v->sym;
   709  	a->offset = v->offset;
   710  	a->etype = v->etype;
   711  	a->type = v->name;
   712  
   713  	p1->as = AMOVL;
   714  	if(v->etype == TCHAR || v->etype == TUCHAR)
   715  		p1->as = AMOVB;
   716  	if(v->etype == TSHORT || v->etype == TUSHORT)
   717  		p1->as = AMOVW;
   718  	if(v->etype == TVLONG || v->etype == TUVLONG || v->etype == TIND)
   719  		p1->as = AMOVQ;
   720  	if(v->etype == TFLOAT)
   721  		p1->as = AMOVSS;
   722  	if(v->etype == TDOUBLE)
   723  		p1->as = AMOVSD;
   724  
   725  	p1->from.type = rn;
   726  	if(!f) {
   727  		p1->from = *a;
   728  		*a = zprog.from;
   729  		a->type = rn;
   730  		if(v->etype == TUCHAR)
   731  			p1->as = AMOVB;
   732  		if(v->etype == TUSHORT)
   733  			p1->as = AMOVW;
   734  	}
   735  	if(debug['R'])
   736  		print("%P\t.a%P\n", p, p1);
   737  }
   738  
   739  uint32
   740  doregbits(int r)
   741  {
   742  	uint32 b;
   743  
   744  	b = 0;
   745  	if(r >= D_INDIR)
   746  		r -= D_INDIR;
   747  	if(r >= D_AX && r <= D_R15)
   748  		b |= RtoB(r);
   749  	else
   750  	if(r >= D_AL && r <= D_R15B)
   751  		b |= RtoB(r-D_AL+D_AX);
   752  	else
   753  	if(r >= D_AH && r <= D_BH)
   754  		b |= RtoB(r-D_AH+D_AX);
   755  	else
   756  	if(r >= D_X0 && r <= D_X0+15)
   757  		b |= FtoB(r);
   758  	return b;
   759  }
   760  
   761  Bits
   762  mkvar(Reg *r, Adr *a)
   763  {
   764  	Var *v;
   765  	int i, t, n, et, z;
   766  	int32 o;
   767  	Bits bit;
   768  	Sym *s;
   769  
   770  	/*
   771  	 * mark registers used
   772  	 */
   773  	t = a->type;
   774  	r->regu |= doregbits(t);
   775  	r->regu |= doregbits(a->index);
   776  
   777  	switch(t) {
   778  	default:
   779  		goto none;
   780  	case D_ADDR:
   781  		a->type = a->index;
   782  		bit = mkvar(r, a);
   783  		for(z=0; z<BITS; z++)
   784  			addrs.b[z] |= bit.b[z];
   785  		a->type = t;
   786  		goto none;
   787  	case D_EXTERN:
   788  	case D_STATIC:
   789  	case D_PARAM:
   790  	case D_AUTO:
   791  		n = t;
   792  		break;
   793  	}
   794  	s = a->sym;
   795  	if(s == S)
   796  		goto none;
   797  	if(s->name[0] == '.')
   798  		goto none;
   799  	et = a->etype;
   800  	o = a->offset;
   801  	v = var;
   802  	for(i=0; i<nvar; i++) {
   803  		if(s == v->sym)
   804  		if(n == v->name)
   805  		if(o == v->offset)
   806  			goto out;
   807  		v++;
   808  	}
   809  	if(nvar >= NVAR) {
   810  		if(debug['w'] > 1 && s)
   811  			warn(Z, "variable not optimized: %s", s->name);
   812  		goto none;
   813  	}
   814  	i = nvar;
   815  	nvar++;
   816  	v = &var[i];
   817  	v->sym = s;
   818  	v->offset = o;
   819  	v->name = n;
   820  	v->etype = et;
   821  	if(debug['R'])
   822  		print("bit=%2d et=%2d %D\n", i, et, a);
   823  
   824  out:
   825  	bit = blsh(i);
   826  	if(n == D_EXTERN || n == D_STATIC)
   827  		for(z=0; z<BITS; z++)
   828  			externs.b[z] |= bit.b[z];
   829  	if(n == D_PARAM)
   830  		for(z=0; z<BITS; z++)
   831  			params.b[z] |= bit.b[z];
   832  	if(v->etype != et || !(typechlpfd[et] || typev[et]))	/* funny punning */
   833  		for(z=0; z<BITS; z++)
   834  			addrs.b[z] |= bit.b[z];
   835  	return bit;
   836  
   837  none:
   838  	return zbits;
   839  }
   840  
   841  void
   842  prop(Reg *r, Bits ref, Bits cal)
   843  {
   844  	Reg *r1, *r2;
   845  	int z;
   846  
   847  	for(r1 = r; r1 != R; r1 = r1->p1) {
   848  		for(z=0; z<BITS; z++) {
   849  			ref.b[z] |= r1->refahead.b[z];
   850  			if(ref.b[z] != r1->refahead.b[z]) {
   851  				r1->refahead.b[z] = ref.b[z];
   852  				change++;
   853  			}
   854  			cal.b[z] |= r1->calahead.b[z];
   855  			if(cal.b[z] != r1->calahead.b[z]) {
   856  				r1->calahead.b[z] = cal.b[z];
   857  				change++;
   858  			}
   859  		}
   860  		switch(r1->prog->as) {
   861  		case ACALL:
   862  			for(z=0; z<BITS; z++) {
   863  				cal.b[z] |= ref.b[z] | externs.b[z];
   864  				ref.b[z] = 0;
   865  			}
   866  			break;
   867  
   868  		case ATEXT:
   869  			for(z=0; z<BITS; z++) {
   870  				cal.b[z] = 0;
   871  				ref.b[z] = 0;
   872  			}
   873  			break;
   874  
   875  		case ARET:
   876  			for(z=0; z<BITS; z++) {
   877  				cal.b[z] = externs.b[z];
   878  				ref.b[z] = 0;
   879  			}
   880  		}
   881  		for(z=0; z<BITS; z++) {
   882  			ref.b[z] = (ref.b[z] & ~r1->set.b[z]) |
   883  				r1->use1.b[z] | r1->use2.b[z];
   884  			cal.b[z] &= ~(r1->set.b[z] | r1->use1.b[z] | r1->use2.b[z]);
   885  			r1->refbehind.b[z] = ref.b[z];
   886  			r1->calbehind.b[z] = cal.b[z];
   887  		}
   888  		if(r1->active)
   889  			break;
   890  		r1->active = 1;
   891  	}
   892  	for(; r != r1; r = r->p1)
   893  		for(r2 = r->p2; r2 != R; r2 = r2->p2link)
   894  			prop(r2, r->refbehind, r->calbehind);
   895  }
   896  
   897  /*
   898   * find looping structure
   899   *
   900   * 1) find reverse postordering
   901   * 2) find approximate dominators,
   902   *	the actual dominators if the flow graph is reducible
   903   *	otherwise, dominators plus some other non-dominators.
   904   *	See Matthew S. Hecht and Jeffrey D. Ullman,
   905   *	"Analysis of a Simple Algorithm for Global Data Flow Problems",
   906   *	Conf.  Record of ACM Symp. on Principles of Prog. Langs, Boston, Massachusetts,
   907   *	Oct. 1-3, 1973, pp.  207-217.
   908   * 3) find all nodes with a predecessor dominated by the current node.
   909   *	such a node is a loop head.
   910   *	recursively, all preds with a greater rpo number are in the loop
   911   */
   912  int32
   913  postorder(Reg *r, Reg **rpo2r, int32 n)
   914  {
   915  	Reg *r1;
   916  
   917  	r->rpo = 1;
   918  	r1 = r->s1;
   919  	if(r1 && !r1->rpo)
   920  		n = postorder(r1, rpo2r, n);
   921  	r1 = r->s2;
   922  	if(r1 && !r1->rpo)
   923  		n = postorder(r1, rpo2r, n);
   924  	rpo2r[n] = r;
   925  	n++;
   926  	return n;
   927  }
   928  
   929  int32
   930  rpolca(int32 *idom, int32 rpo1, int32 rpo2)
   931  {
   932  	int32 t;
   933  
   934  	if(rpo1 == -1)
   935  		return rpo2;
   936  	while(rpo1 != rpo2){
   937  		if(rpo1 > rpo2){
   938  			t = rpo2;
   939  			rpo2 = rpo1;
   940  			rpo1 = t;
   941  		}
   942  		while(rpo1 < rpo2){
   943  			t = idom[rpo2];
   944  			if(t >= rpo2)
   945  				fatal(Z, "bad idom");
   946  			rpo2 = t;
   947  		}
   948  	}
   949  	return rpo1;
   950  }
   951  
   952  int
   953  doms(int32 *idom, int32 r, int32 s)
   954  {
   955  	while(s > r)
   956  		s = idom[s];
   957  	return s == r;
   958  }
   959  
   960  int
   961  loophead(int32 *idom, Reg *r)
   962  {
   963  	int32 src;
   964  
   965  	src = r->rpo;
   966  	if(r->p1 != R && doms(idom, src, r->p1->rpo))
   967  		return 1;
   968  	for(r = r->p2; r != R; r = r->p2link)
   969  		if(doms(idom, src, r->rpo))
   970  			return 1;
   971  	return 0;
   972  }
   973  
   974  void
   975  loopmark(Reg **rpo2r, int32 head, Reg *r)
   976  {
   977  	if(r->rpo < head || r->active == head)
   978  		return;
   979  	r->active = head;
   980  	r->loop += LOOP;
   981  	if(r->p1 != R)
   982  		loopmark(rpo2r, head, r->p1);
   983  	for(r = r->p2; r != R; r = r->p2link)
   984  		loopmark(rpo2r, head, r);
   985  }
   986  
   987  void
   988  loopit(Reg *r, int32 nr)
   989  {
   990  	Reg *r1;
   991  	int32 i, d, me;
   992  
   993  	if(nr > maxnr) {
   994  		rpo2r = alloc(nr * sizeof(Reg*));
   995  		idom = alloc(nr * sizeof(int32));
   996  		maxnr = nr;
   997  	}
   998  
   999  	d = postorder(r, rpo2r, 0);
  1000  	if(d > nr)
  1001  		fatal(Z, "too many reg nodes");
  1002  	nr = d;
  1003  	for(i = 0; i < nr / 2; i++){
  1004  		r1 = rpo2r[i];
  1005  		rpo2r[i] = rpo2r[nr - 1 - i];
  1006  		rpo2r[nr - 1 - i] = r1;
  1007  	}
  1008  	for(i = 0; i < nr; i++)
  1009  		rpo2r[i]->rpo = i;
  1010  
  1011  	idom[0] = 0;
  1012  	for(i = 0; i < nr; i++){
  1013  		r1 = rpo2r[i];
  1014  		me = r1->rpo;
  1015  		d = -1;
  1016  		if(r1->p1 != R && r1->p1->rpo < me)
  1017  			d = r1->p1->rpo;
  1018  		for(r1 = r1->p2; r1 != nil; r1 = r1->p2link)
  1019  			if(r1->rpo < me)
  1020  				d = rpolca(idom, d, r1->rpo);
  1021  		idom[i] = d;
  1022  	}
  1023  
  1024  	for(i = 0; i < nr; i++){
  1025  		r1 = rpo2r[i];
  1026  		r1->loop++;
  1027  		if(r1->p2 != R && loophead(idom, r1))
  1028  			loopmark(rpo2r, i, r1);
  1029  	}
  1030  }
  1031  
  1032  void
  1033  synch(Reg *r, Bits dif)
  1034  {
  1035  	Reg *r1;
  1036  	int z;
  1037  
  1038  	for(r1 = r; r1 != R; r1 = r1->s1) {
  1039  		for(z=0; z<BITS; z++) {
  1040  			dif.b[z] = (dif.b[z] &
  1041  				~(~r1->refbehind.b[z] & r1->refahead.b[z])) |
  1042  					r1->set.b[z] | r1->regdiff.b[z];
  1043  			if(dif.b[z] != r1->regdiff.b[z]) {
  1044  				r1->regdiff.b[z] = dif.b[z];
  1045  				change++;
  1046  			}
  1047  		}
  1048  		if(r1->active)
  1049  			break;
  1050  		r1->active = 1;
  1051  		for(z=0; z<BITS; z++)
  1052  			dif.b[z] &= ~(~r1->calbehind.b[z] & r1->calahead.b[z]);
  1053  		if(r1->s2 != R)
  1054  			synch(r1->s2, dif);
  1055  	}
  1056  }
  1057  
  1058  uint32
  1059  allreg(uint32 b, Rgn *r)
  1060  {
  1061  	Var *v;
  1062  	int i;
  1063  
  1064  	v = var + r->varno;
  1065  	r->regno = 0;
  1066  	switch(v->etype) {
  1067  
  1068  	default:
  1069  		diag(Z, "unknown etype %d/%d", bitno(b), v->etype);
  1070  		break;
  1071  
  1072  	case TCHAR:
  1073  	case TUCHAR:
  1074  	case TSHORT:
  1075  	case TUSHORT:
  1076  	case TINT:
  1077  	case TUINT:
  1078  	case TLONG:
  1079  	case TULONG:
  1080  	case TVLONG:
  1081  	case TUVLONG:
  1082  	case TIND:
  1083  	case TARRAY:
  1084  		i = BtoR(~b);
  1085  		if(i && r->cost > 0) {
  1086  			r->regno = i;
  1087  			return RtoB(i);
  1088  		}
  1089  		break;
  1090  
  1091  	case TDOUBLE:
  1092  	case TFLOAT:
  1093  		i = BtoF(~b);
  1094  		if(i && r->cost > 0) {
  1095  			r->regno = i;
  1096  			return FtoB(i);
  1097  		}
  1098  		break;
  1099  	}
  1100  	return 0;
  1101  }
  1102  
  1103  void
  1104  paint1(Reg *r, int bn)
  1105  {
  1106  	Reg *r1;
  1107  	Prog *p;
  1108  	int z;
  1109  	uint32 bb;
  1110  
  1111  	z = bn/32;
  1112  	bb = 1L<<(bn%32);
  1113  	if(r->act.b[z] & bb)
  1114  		return;
  1115  	for(;;) {
  1116  		if(!(r->refbehind.b[z] & bb))
  1117  			break;
  1118  		r1 = r->p1;
  1119  		if(r1 == R)
  1120  			break;
  1121  		if(!(r1->refahead.b[z] & bb))
  1122  			break;
  1123  		if(r1->act.b[z] & bb)
  1124  			break;
  1125  		r = r1;
  1126  	}
  1127  
  1128  	if(LOAD(r) & ~(r->set.b[z]&~(r->use1.b[z]|r->use2.b[z])) & bb) {
  1129  		change -= CLOAD * r->loop;
  1130  		if(debug['R'] && debug['v'])
  1131  			print("%d%P\td %B $%d\n", r->loop,
  1132  				r->prog, blsh(bn), change);
  1133  	}
  1134  	for(;;) {
  1135  		r->act.b[z] |= bb;
  1136  		p = r->prog;
  1137  
  1138  		if(r->use1.b[z] & bb) {
  1139  			change += CREF * r->loop;
  1140  			if(debug['R'] && debug['v'])
  1141  				print("%d%P\tu1 %B $%d\n", r->loop,
  1142  					p, blsh(bn), change);
  1143  		}
  1144  
  1145  		if((r->use2.b[z]|r->set.b[z]) & bb) {
  1146  			change += CREF * r->loop;
  1147  			if(debug['R'] && debug['v'])
  1148  				print("%d%P\tu2 %B $%d\n", r->loop,
  1149  					p, blsh(bn), change);
  1150  		}
  1151  
  1152  		if(STORE(r) & r->regdiff.b[z] & bb) {
  1153  			change -= CLOAD * r->loop;
  1154  			if(debug['R'] && debug['v'])
  1155  				print("%d%P\tst %B $%d\n", r->loop,
  1156  					p, blsh(bn), change);
  1157  		}
  1158  
  1159  		if(r->refbehind.b[z] & bb)
  1160  			for(r1 = r->p2; r1 != R; r1 = r1->p2link)
  1161  				if(r1->refahead.b[z] & bb)
  1162  					paint1(r1, bn);
  1163  
  1164  		if(!(r->refahead.b[z] & bb))
  1165  			break;
  1166  		r1 = r->s2;
  1167  		if(r1 != R)
  1168  			if(r1->refbehind.b[z] & bb)
  1169  				paint1(r1, bn);
  1170  		r = r->s1;
  1171  		if(r == R)
  1172  			break;
  1173  		if(r->act.b[z] & bb)
  1174  			break;
  1175  		if(!(r->refbehind.b[z] & bb))
  1176  			break;
  1177  	}
  1178  }
  1179  
  1180  uint32
  1181  regset(Reg *r, uint32 bb)
  1182  {
  1183  	uint32 b, set;
  1184  	Adr v;
  1185  	int c;
  1186  
  1187  	set = 0;
  1188  	v = zprog.from;
  1189  	while(b = bb & ~(bb-1)) {
  1190  		v.type = b & 0xFFFF? BtoR(b): BtoF(b);
  1191  		if(v.type == 0)
  1192  			diag(Z, "zero v.type for %#ux", b);
  1193  		c = copyu(r->prog, &v, A);
  1194  		if(c == 3)
  1195  			set |= b;
  1196  		bb &= ~b;
  1197  	}
  1198  	return set;
  1199  }
  1200  
  1201  uint32
  1202  reguse(Reg *r, uint32 bb)
  1203  {
  1204  	uint32 b, set;
  1205  	Adr v;
  1206  	int c;
  1207  
  1208  	set = 0;
  1209  	v = zprog.from;
  1210  	while(b = bb & ~(bb-1)) {
  1211  		v.type = b & 0xFFFF? BtoR(b): BtoF(b);
  1212  		c = copyu(r->prog, &v, A);
  1213  		if(c == 1 || c == 2 || c == 4)
  1214  			set |= b;
  1215  		bb &= ~b;
  1216  	}
  1217  	return set;
  1218  }
  1219  
  1220  uint32
  1221  paint2(Reg *r, int bn)
  1222  {
  1223  	Reg *r1;
  1224  	int z;
  1225  	uint32 bb, vreg, x;
  1226  
  1227  	z = bn/32;
  1228  	bb = 1L << (bn%32);
  1229  	vreg = regbits;
  1230  	if(!(r->act.b[z] & bb))
  1231  		return vreg;
  1232  	for(;;) {
  1233  		if(!(r->refbehind.b[z] & bb))
  1234  			break;
  1235  		r1 = r->p1;
  1236  		if(r1 == R)
  1237  			break;
  1238  		if(!(r1->refahead.b[z] & bb))
  1239  			break;
  1240  		if(!(r1->act.b[z] & bb))
  1241  			break;
  1242  		r = r1;
  1243  	}
  1244  	for(;;) {
  1245  		r->act.b[z] &= ~bb;
  1246  
  1247  		vreg |= r->regu;
  1248  
  1249  		if(r->refbehind.b[z] & bb)
  1250  			for(r1 = r->p2; r1 != R; r1 = r1->p2link)
  1251  				if(r1->refahead.b[z] & bb)
  1252  					vreg |= paint2(r1, bn);
  1253  
  1254  		if(!(r->refahead.b[z] & bb))
  1255  			break;
  1256  		r1 = r->s2;
  1257  		if(r1 != R)
  1258  			if(r1->refbehind.b[z] & bb)
  1259  				vreg |= paint2(r1, bn);
  1260  		r = r->s1;
  1261  		if(r == R)
  1262  			break;
  1263  		if(!(r->act.b[z] & bb))
  1264  			break;
  1265  		if(!(r->refbehind.b[z] & bb))
  1266  			break;
  1267  	}
  1268  
  1269  	bb = vreg;
  1270  	for(; r; r=r->s1) {
  1271  		x = r->regu & ~bb;
  1272  		if(x) {
  1273  			vreg |= reguse(r, x);
  1274  			bb |= regset(r, x);
  1275  		}
  1276  	}
  1277  	return vreg;
  1278  }
  1279  
  1280  void
  1281  paint3(Reg *r, int bn, int32 rb, int rn)
  1282  {
  1283  	Reg *r1;
  1284  	Prog *p;
  1285  	int z;
  1286  	uint32 bb;
  1287  
  1288  	z = bn/32;
  1289  	bb = 1L << (bn%32);
  1290  	if(r->act.b[z] & bb)
  1291  		return;
  1292  	for(;;) {
  1293  		if(!(r->refbehind.b[z] & bb))
  1294  			break;
  1295  		r1 = r->p1;
  1296  		if(r1 == R)
  1297  			break;
  1298  		if(!(r1->refahead.b[z] & bb))
  1299  			break;
  1300  		if(r1->act.b[z] & bb)
  1301  			break;
  1302  		r = r1;
  1303  	}
  1304  
  1305  	if(LOAD(r) & ~(r->set.b[z] & ~(r->use1.b[z]|r->use2.b[z])) & bb)
  1306  		addmove(r, bn, rn, 0);
  1307  	for(;;) {
  1308  		r->act.b[z] |= bb;
  1309  		p = r->prog;
  1310  
  1311  		if(r->use1.b[z] & bb) {
  1312  			if(debug['R'])
  1313  				print("%P", p);
  1314  			addreg(&p->from, rn);
  1315  			if(debug['R'])
  1316  				print("\t.c%P\n", p);
  1317  		}
  1318  		if((r->use2.b[z]|r->set.b[z]) & bb) {
  1319  			if(debug['R'])
  1320  				print("%P", p);
  1321  			addreg(&p->to, rn);
  1322  			if(debug['R'])
  1323  				print("\t.c%P\n", p);
  1324  		}
  1325  
  1326  		if(STORE(r) & r->regdiff.b[z] & bb)
  1327  			addmove(r, bn, rn, 1);
  1328  		r->regu |= rb;
  1329  
  1330  		if(r->refbehind.b[z] & bb)
  1331  			for(r1 = r->p2; r1 != R; r1 = r1->p2link)
  1332  				if(r1->refahead.b[z] & bb)
  1333  					paint3(r1, bn, rb, rn);
  1334  
  1335  		if(!(r->refahead.b[z] & bb))
  1336  			break;
  1337  		r1 = r->s2;
  1338  		if(r1 != R)
  1339  			if(r1->refbehind.b[z] & bb)
  1340  				paint3(r1, bn, rb, rn);
  1341  		r = r->s1;
  1342  		if(r == R)
  1343  			break;
  1344  		if(r->act.b[z] & bb)
  1345  			break;
  1346  		if(!(r->refbehind.b[z] & bb))
  1347  			break;
  1348  	}
  1349  }
  1350  
  1351  void
  1352  addreg(Adr *a, int rn)
  1353  {
  1354  
  1355  	a->sym = 0;
  1356  	a->offset = 0;
  1357  	a->type = rn;
  1358  }
  1359  
  1360  int32
  1361  RtoB(int r)
  1362  {
  1363  
  1364  	if(r < D_AX || r > D_R15)
  1365  		return 0;
  1366  	return 1L << (r-D_AX);
  1367  }
  1368  
  1369  int
  1370  BtoR(int32 b)
  1371  {
  1372  
  1373  	b &= 0xffffL;
  1374  	if(b == 0)
  1375  		return 0;
  1376  	return bitno(b) + D_AX;
  1377  }
  1378  
  1379  /*
  1380   *	bit	reg
  1381   *	16	X5
  1382   *	17	X6
  1383   *	18	X7
  1384   */
  1385  int32
  1386  FtoB(int f)
  1387  {
  1388  	if(f < FREGMIN || f > FREGEXT)
  1389  		return 0;
  1390  	return 1L << (f - FREGMIN + 16);
  1391  }
  1392  
  1393  int
  1394  BtoF(int32 b)
  1395  {
  1396  
  1397  	b &= 0x70000L;
  1398  	if(b == 0)
  1399  		return 0;
  1400  	return bitno(b) - 16 + FREGMIN;
  1401  }
  1402  
  1403  /* what instruction does a JMP to p eventually land on? */
  1404  static Reg*
  1405  chasejmp(Reg *r, int *jmploop)
  1406  {
  1407  	int n;
  1408  
  1409  	n = 0;
  1410  	for(; r; r=r->s2) {
  1411  		if(r->prog->as != AJMP || r->prog->to.type != D_BRANCH)
  1412  			break;
  1413  		if(++n > 10) {
  1414  			*jmploop = 1;
  1415  			break;
  1416  		}
  1417  	}
  1418  	return r;
  1419  }
  1420  
  1421  /* mark all code reachable from firstp as alive */
  1422  static void
  1423  mark(Reg *firstr)
  1424  {
  1425  	Reg *r;
  1426  	Prog *p;
  1427  
  1428  	for(r=firstr; r; r=r->link) {
  1429  		if(r->active)
  1430  			break;
  1431  		r->active = 1;
  1432  		p = r->prog;
  1433  		if(p->as != ACALL && p->to.type == D_BRANCH)
  1434  			mark(r->s2);
  1435  		if(p->as == AJMP || p->as == ARET || p->as == AUNDEF)
  1436  			break;
  1437  	}
  1438  }
  1439  
  1440  /*
  1441   * the code generator depends on being able to write out JMP
  1442   * instructions that it can jump to now but fill in later.
  1443   * the linker will resolve them nicely, but they make the code
  1444   * longer and more difficult to follow during debugging.
  1445   * remove them.
  1446   */
  1447  static void
  1448  fixjmp(Reg *firstr)
  1449  {
  1450  	int jmploop;
  1451  	Reg *r;
  1452  	Prog *p;
  1453  
  1454  	if(debug['R'] && debug['v'])
  1455  		print("\nfixjmp\n");
  1456  
  1457  	// pass 1: resolve jump to AJMP, mark all code as dead.
  1458  	jmploop = 0;
  1459  	for(r=firstr; r; r=r->link) {
  1460  		p = r->prog;
  1461  		if(debug['R'] && debug['v'])
  1462  			print("%04d %P\n", r->pc, p);
  1463  		if(p->as != ACALL && p->to.type == D_BRANCH && r->s2 && r->s2->prog->as == AJMP) {
  1464  			r->s2 = chasejmp(r->s2, &jmploop);
  1465  			p->to.offset = r->s2->pc;
  1466  			if(debug['R'] && debug['v'])
  1467  				print("->%P\n", p);
  1468  		}
  1469  		r->active = 0;
  1470  	}
  1471  	if(debug['R'] && debug['v'])
  1472  		print("\n");
  1473  
  1474  	// pass 2: mark all reachable code alive
  1475  	mark(firstr);
  1476  
  1477  	// pass 3: delete dead code (mostly JMPs).
  1478  	for(r=firstr; r; r=r->link) {
  1479  		if(!r->active) {
  1480  			p = r->prog;
  1481  			if(p->link == P && p->as == ARET && r->p1 && r->p1->prog->as != ARET) {
  1482  				// This is the final ARET, and the code so far doesn't have one.
  1483  				// Let it stay.
  1484  			} else {
  1485  				if(debug['R'] && debug['v'])
  1486  					print("del %04d %P\n", r->pc, p);
  1487  				p->as = ANOP;
  1488  			}
  1489  		}
  1490  	}
  1491  
  1492  	// pass 4: elide JMP to next instruction.
  1493  	// only safe if there are no jumps to JMPs anymore.
  1494  	if(!jmploop) {
  1495  		for(r=firstr; r; r=r->link) {
  1496  			p = r->prog;
  1497  			if(p->as == AJMP && p->to.type == D_BRANCH && r->s2 == r->link) {
  1498  				if(debug['R'] && debug['v'])
  1499  					print("del %04d %P\n", r->pc, p);
  1500  				p->as = ANOP;
  1501  			}
  1502  		}
  1503  	}
  1504  
  1505  	// fix back pointers.
  1506  	for(r=firstr; r; r=r->link) {
  1507  		r->p2 = R;
  1508  		r->p2link = R;
  1509  	}
  1510  	for(r=firstr; r; r=r->link) {
  1511  		if(r->s2) {
  1512  			r->p2link = r->s2->p2;
  1513  			r->s2->p2 = r;
  1514  		}
  1515  	}
  1516  
  1517  	if(debug['R'] && debug['v']) {
  1518  		print("\n");
  1519  		for(r=firstr; r; r=r->link)
  1520  			print("%04d %P\n", r->pc, r->prog);
  1521  		print("\n");
  1522  	}
  1523  }
  1524