github.com/goproxy0/go@v0.0.0-20171111080102-49cc0c489d2c/src/cmd/internal/obj/arm64/list7.go (about) 1 // cmd/7l/list.c and cmd/7l/sub.c from Vita Nuova. 2 // https://code.google.com/p/ken-cc/source/browse/ 3 // 4 // Copyright © 1994-1999 Lucent Technologies Inc. All rights reserved. 5 // Portions Copyright © 1995-1997 C H Forsyth (forsyth@terzarima.net) 6 // Portions Copyright © 1997-1999 Vita Nuova Limited 7 // Portions Copyright © 2000-2007 Vita Nuova Holdings Limited (www.vitanuova.com) 8 // Portions Copyright © 2004,2006 Bruce Ellis 9 // Portions Copyright © 2005-2007 C H Forsyth (forsyth@terzarima.net) 10 // Revisions Copyright © 2000-2007 Lucent Technologies Inc. and others 11 // Portions Copyright © 2009 The Go Authors. All rights reserved. 12 // 13 // Permission is hereby granted, free of charge, to any person obtaining a copy 14 // of this software and associated documentation files (the "Software"), to deal 15 // in the Software without restriction, including without limitation the rights 16 // to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 17 // copies of the Software, and to permit persons to whom the Software is 18 // furnished to do so, subject to the following conditions: 19 // 20 // The above copyright notice and this permission notice shall be included in 21 // all copies or substantial portions of the Software. 22 // 23 // THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 24 // IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 25 // FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE 26 // AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 27 // LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 28 // OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 29 // THE SOFTWARE. 30 31 package arm64 32 33 import ( 34 "cmd/internal/obj" 35 "fmt" 36 ) 37 38 var strcond = [16]string{ 39 "EQ", 40 "NE", 41 "HS", 42 "LO", 43 "MI", 44 "PL", 45 "VS", 46 "VC", 47 "HI", 48 "LS", 49 "GE", 50 "LT", 51 "GT", 52 "LE", 53 "AL", 54 "NV", 55 } 56 57 func init() { 58 obj.RegisterRegister(obj.RBaseARM64, REG_SPECIAL+1024, rconv) 59 obj.RegisterOpcode(obj.ABaseARM64, Anames) 60 obj.RegisterRegisterList(obj.RegListARM64Lo, obj.RegListARM64Hi, rlconv) 61 } 62 63 func arrange(a int) string { 64 switch a { 65 case ARNG_8B: 66 return "B8" 67 case ARNG_16B: 68 return "B16" 69 case ARNG_4H: 70 return "H4" 71 case ARNG_8H: 72 return "H8" 73 case ARNG_2S: 74 return "S2" 75 case ARNG_4S: 76 return "S4" 77 case ARNG_1D: 78 return "D1" 79 case ARNG_2D: 80 return "D2" 81 case ARNG_B: 82 return "B" 83 case ARNG_H: 84 return "H" 85 case ARNG_S: 86 return "S" 87 case ARNG_D: 88 return "D" 89 default: 90 return "" 91 } 92 } 93 94 func rconv(r int) string { 95 if r == REGG { 96 return "g" 97 } 98 switch { 99 case REG_R0 <= r && r <= REG_R30: 100 return fmt.Sprintf("R%d", r-REG_R0) 101 case r == REG_R31: 102 return "ZR" 103 case REG_F0 <= r && r <= REG_F31: 104 return fmt.Sprintf("F%d", r-REG_F0) 105 case REG_V0 <= r && r <= REG_V31: 106 return fmt.Sprintf("V%d", r-REG_V0) 107 case COND_EQ <= r && r <= COND_NV: 108 return strcond[r-COND_EQ] 109 case r == REGSP: 110 return "RSP" 111 case r == REG_DAIF: 112 return "DAIF" 113 case r == REG_NZCV: 114 return "NZCV" 115 case r == REG_FPSR: 116 return "FPSR" 117 case r == REG_FPCR: 118 return "FPCR" 119 case r == REG_SPSR_EL1: 120 return "SPSR_EL1" 121 case r == REG_ELR_EL1: 122 return "ELR_EL1" 123 case r == REG_SPSR_EL2: 124 return "SPSR_EL2" 125 case r == REG_ELR_EL2: 126 return "ELR_EL2" 127 case r == REG_CurrentEL: 128 return "CurrentEL" 129 case r == REG_SP_EL0: 130 return "SP_EL0" 131 case r == REG_SPSel: 132 return "SPSel" 133 case r == REG_DAIFSet: 134 return "DAIFSet" 135 case r == REG_DAIFClr: 136 return "DAIFClr" 137 case REG_UXTB <= r && r < REG_UXTH: 138 if (r>>5)&7 != 0 { 139 return fmt.Sprintf("R%d.UXTB<<%d", r&31, (r>>5)&7) 140 } else { 141 return fmt.Sprintf("R%d.UXTB", r&31) 142 } 143 case REG_UXTH <= r && r < REG_UXTW: 144 if (r>>5)&7 != 0 { 145 return fmt.Sprintf("R%d.UXTH<<%d", r&31, (r>>5)&7) 146 } else { 147 return fmt.Sprintf("R%d.UXTH", r&31) 148 } 149 case REG_UXTW <= r && r < REG_UXTX: 150 if (r>>5)&7 != 0 { 151 return fmt.Sprintf("R%d.UXTW<<%d", r&31, (r>>5)&7) 152 } else { 153 return fmt.Sprintf("R%d.UXTW", r&31) 154 } 155 case REG_UXTX <= r && r < REG_SXTB: 156 if (r>>5)&7 != 0 { 157 return fmt.Sprintf("R%d.UXTX<<%d", r&31, (r>>5)&7) 158 } else { 159 return fmt.Sprintf("R%d.UXTX", r&31) 160 } 161 case REG_SXTB <= r && r < REG_SXTH: 162 if (r>>5)&7 != 0 { 163 return fmt.Sprintf("R%d.SXTB<<%d", r&31, (r>>5)&7) 164 } else { 165 return fmt.Sprintf("R%d.SXTB", r&31) 166 } 167 case REG_SXTH <= r && r < REG_SXTW: 168 if (r>>5)&7 != 0 { 169 return fmt.Sprintf("R%d.SXTH<<%d", r&31, (r>>5)&7) 170 } else { 171 return fmt.Sprintf("R%d.SXTH", r&31) 172 } 173 case REG_SXTW <= r && r < REG_SXTX: 174 if (r>>5)&7 != 0 { 175 return fmt.Sprintf("R%d.SXTW<<%d", r&31, (r>>5)&7) 176 } else { 177 return fmt.Sprintf("R%d.SXTW", r&31) 178 } 179 case REG_SXTX <= r && r < REG_SPECIAL: 180 if (r>>5)&7 != 0 { 181 return fmt.Sprintf("R%d.SXTX<<%d", r&31, (r>>5)&7) 182 } else { 183 return fmt.Sprintf("R%d.SXTX", r&31) 184 } 185 case REG_ARNG <= r && r < REG_ELEM: 186 return fmt.Sprintf("V%d.%s", r&31, arrange((r>>5)&15)) 187 case REG_ELEM <= r && r < REG_ELEM_END: 188 return fmt.Sprintf("V%d.%s", r&31, arrange((r>>5)&15)) 189 } 190 return fmt.Sprintf("badreg(%d)", r) 191 } 192 193 func DRconv(a int) string { 194 if a >= C_NONE && a <= C_NCLASS { 195 return cnames7[a] 196 } 197 return "C_??" 198 } 199 200 func rlconv(list int64) string { 201 str := "" 202 203 // ARM64 register list follows ARM64 instruction decode schema 204 // | 31 | 30 | ... | 15 - 12 | 11 - 10 | ... | 205 // +----+----+-----+---------+---------+-----+ 206 // | | Q | ... | opcode | size | ... | 207 208 firstReg := int(list & 31) 209 opcode := (list >> 12) & 15 210 var regCnt int 211 var t string 212 switch opcode { 213 case 0x7: 214 regCnt = 1 215 case 0xa: 216 regCnt = 2 217 case 0x6: 218 regCnt = 3 219 case 0x2: 220 regCnt = 4 221 default: 222 regCnt = -1 223 } 224 // Q:size 225 arng := ((list>>30)&1)<<2 | (list>>10)&3 226 switch arng { 227 case 0: 228 t = "B8" 229 case 4: 230 t = "B16" 231 case 1: 232 t = "H4" 233 case 5: 234 t = "H8" 235 case 2: 236 t = "S2" 237 case 6: 238 t = "S4" 239 case 3: 240 t = "D1" 241 case 7: 242 t = "D2" 243 } 244 for i := 0; i < regCnt; i++ { 245 if str == "" { 246 str += "[" 247 } else { 248 str += "," 249 } 250 str += fmt.Sprintf("V%d.", (firstReg+i)&31) 251 str += t 252 } 253 str += "]" 254 return str 255 }