github.com/hbdrawn/golang@v0.0.0-20141214014649-6b835209aba2/src/runtime/softfloat_arm.go (about) 1 // Copyright 2009 The Go Authors. All rights reserved. 2 // Use of this source code is governed by a BSD-style 3 // license that can be found in the LICENSE file. 4 5 // Software floating point interpretaton of ARM 7500 FP instructions. 6 // The interpretation is not bit compatible with the 7500. 7 // It uses true little-endian doubles, while the 7500 used mixed-endian. 8 9 package runtime 10 11 import "unsafe" 12 13 const ( 14 _CPSR = 14 15 _FLAGS_N = 1 << 31 16 _FLAGS_Z = 1 << 30 17 _FLAGS_C = 1 << 29 18 _FLAGS_V = 1 << 28 19 ) 20 21 var fptrace = 0 22 23 func fabort() { 24 gothrow("unsupported floating point instruction") 25 } 26 27 func fputf(reg uint32, val uint32) { 28 _g_ := getg() 29 _g_.m.freglo[reg] = val 30 } 31 32 func fputd(reg uint32, val uint64) { 33 _g_ := getg() 34 _g_.m.freglo[reg] = uint32(val) 35 _g_.m.freghi[reg] = uint32(val >> 32) 36 } 37 38 func fgetd(reg uint32) uint64 { 39 _g_ := getg() 40 return uint64(_g_.m.freglo[reg]) | uint64(_g_.m.freghi[reg])<<32 41 } 42 43 func fprintregs() { 44 _g_ := getg() 45 for i := range _g_.m.freglo { 46 print("\tf", i, ":\t", hex(_g_.m.freghi[i]), " ", hex(_g_.m.freglo[i]), "\n") 47 } 48 } 49 50 func fstatus(nan bool, cmp int32) uint32 { 51 if nan { 52 return _FLAGS_C | _FLAGS_V 53 } 54 if cmp == 0 { 55 return _FLAGS_Z | _FLAGS_C 56 } 57 if cmp < 0 { 58 return _FLAGS_N 59 } 60 return _FLAGS_C 61 } 62 63 // conditions array record the required CPSR cond field for the 64 // first 5 pairs of conditional execution opcodes 65 // higher 4 bits are must set, lower 4 bits are must clear 66 var conditions = [10 / 2]uint32{ 67 0 / 2: _FLAGS_Z>>24 | 0, // 0: EQ (Z set), 1: NE (Z clear) 68 2 / 2: _FLAGS_C>>24 | 0, // 2: CS/HS (C set), 3: CC/LO (C clear) 69 4 / 2: _FLAGS_N>>24 | 0, // 4: MI (N set), 5: PL (N clear) 70 6 / 2: _FLAGS_V>>24 | 0, // 6: VS (V set), 7: VC (V clear) 71 8 / 2: _FLAGS_C>>24 | 72 _FLAGS_Z>>28, 73 } 74 75 const _FAULT = 0x80000000 // impossible PC offset 76 77 // returns number of words that the fp instruction 78 // is occupying, 0 if next instruction isn't float. 79 func stepflt(pc *uint32, regs *[15]uint32) uint32 { 80 var ( 81 i, opc, regd, regm, regn, cpsr uint32 82 cmp, delta int32 83 uval uint64 84 sval int64 85 nan, ok bool 86 ) 87 88 // m is locked in vlop_arm.s, so g.m cannot change during this function call, 89 // so caching it in a local variable is safe. 90 m := getg().m 91 i = *pc 92 93 if fptrace > 0 { 94 print("stepflt ", pc, " ", hex(i), " (cpsr ", hex(regs[_CPSR]>>28), ")\n") 95 } 96 97 opc = i >> 28 98 if opc == 14 { // common case first 99 goto execute 100 } 101 102 cpsr = regs[_CPSR] >> 28 103 switch opc { 104 case 0, 1, 2, 3, 4, 5, 6, 7, 8, 9: 105 if cpsr&(conditions[opc/2]>>4) == conditions[opc/2]>>4 && 106 cpsr&(conditions[opc/2]&0xf) == 0 { 107 if opc&1 != 0 { 108 return 1 109 } 110 } else { 111 if opc&1 == 0 { 112 return 1 113 } 114 } 115 116 case 10, 11: // GE (N == V), LT (N != V) 117 if cpsr&(_FLAGS_N>>28) == cpsr&(_FLAGS_V>>28) { 118 if opc&1 != 0 { 119 return 1 120 } 121 } else { 122 if opc&1 == 0 { 123 return 1 124 } 125 } 126 127 case 12, 13: // GT (N == V and Z == 0), LE (N != V or Z == 1) 128 if cpsr&(_FLAGS_N>>28) == cpsr&(_FLAGS_V>>28) && 129 cpsr&(_FLAGS_Z>>28) == 0 { 130 if opc&1 != 0 { 131 return 1 132 } 133 } else { 134 if opc&1 == 0 { 135 return 1 136 } 137 } 138 139 case 14: // AL 140 // ok 141 142 case 15: // shouldn't happen 143 return 0 144 } 145 146 if fptrace > 0 { 147 print("conditional ", hex(opc), " (cpsr ", hex(cpsr), ") pass\n") 148 } 149 i = 0xe<<28 | i&(1<<28-1) 150 151 execute: 152 // special cases 153 if i&0xfffff000 == 0xe59fb000 { 154 // load r11 from pc-relative address. 155 // might be part of a floating point move 156 // (or might not, but no harm in simulating 157 // one instruction too many). 158 addr := (*[1]uint32)(add(unsafe.Pointer(pc), uintptr(i&0xfff+8))) 159 regs[11] = addr[0] 160 161 if fptrace > 0 { 162 print("*** cpu R[11] = *(", addr, ") ", hex(regs[11]), "\n") 163 } 164 return 1 165 } 166 if i == 0xe08bb00d { 167 // add sp to r11. 168 // might be part of a large stack offset address 169 // (or might not, but again no harm done). 170 regs[11] += regs[13] 171 172 if fptrace > 0 { 173 print("*** cpu R[11] += R[13] ", hex(regs[11]), "\n") 174 } 175 return 1 176 } 177 if i == 0xeef1fa10 { 178 regs[_CPSR] = regs[_CPSR]&0x0fffffff | m.fflag 179 180 if fptrace > 0 { 181 print("*** fpsr R[CPSR] = F[CPSR] ", hex(regs[_CPSR]), "\n") 182 } 183 return 1 184 } 185 if i&0xff000000 == 0xea000000 { 186 // unconditional branch 187 // can happen in the middle of floating point 188 // if the linker decides it is time to lay down 189 // a sequence of instruction stream constants. 190 delta = int32(i&0xffffff) << 8 >> 8 // sign extend 191 192 if fptrace > 0 { 193 print("*** cpu PC += ", hex((delta+2)*4), "\n") 194 } 195 return uint32(delta + 2) 196 } 197 198 goto stage1 199 200 stage1: // load/store regn is cpureg, regm is 8bit offset 201 regd = i >> 12 & 0xf 202 regn = i >> 16 & 0xf 203 regm = i & 0xff << 2 // PLUS or MINUS ?? 204 205 switch i & 0xfff00f00 { 206 default: 207 goto stage2 208 209 case 0xed900a00: // single load 210 uaddr := uintptr(regs[regn] + regm) 211 if uaddr < 4096 { 212 if fptrace > 0 { 213 print("*** load @", hex(uaddr), " => fault\n") 214 } 215 return _FAULT 216 } 217 addr := (*[1]uint32)(unsafe.Pointer(uaddr)) 218 m.freglo[regd] = addr[0] 219 220 if fptrace > 0 { 221 print("*** load F[", regd, "] = ", hex(m.freglo[regd]), "\n") 222 } 223 break 224 225 case 0xed900b00: // double load 226 uaddr := uintptr(regs[regn] + regm) 227 if uaddr < 4096 { 228 if fptrace > 0 { 229 print("*** double load @", hex(uaddr), " => fault\n") 230 } 231 return _FAULT 232 } 233 addr := (*[2]uint32)(unsafe.Pointer(uaddr)) 234 m.freglo[regd] = addr[0] 235 m.freghi[regd] = addr[1] 236 237 if fptrace > 0 { 238 print("*** load D[", regd, "] = ", hex(m.freghi[regd]), "-", hex(m.freglo[regd]), "\n") 239 } 240 break 241 242 case 0xed800a00: // single store 243 uaddr := uintptr(regs[regn] + regm) 244 if uaddr < 4096 { 245 if fptrace > 0 { 246 print("*** store @", hex(uaddr), " => fault\n") 247 } 248 return _FAULT 249 } 250 addr := (*[1]uint32)(unsafe.Pointer(uaddr)) 251 addr[0] = m.freglo[regd] 252 253 if fptrace > 0 { 254 print("*** *(", addr, ") = ", hex(addr[0]), "\n") 255 } 256 break 257 258 case 0xed800b00: // double store 259 uaddr := uintptr(regs[regn] + regm) 260 if uaddr < 4096 { 261 if fptrace > 0 { 262 print("*** double store @", hex(uaddr), " => fault\n") 263 } 264 return _FAULT 265 } 266 addr := (*[2]uint32)(unsafe.Pointer(uaddr)) 267 addr[0] = m.freglo[regd] 268 addr[1] = m.freghi[regd] 269 270 if fptrace > 0 { 271 print("*** *(", addr, ") = ", hex(addr[1]), "-", hex(addr[0]), "\n") 272 } 273 break 274 } 275 return 1 276 277 stage2: // regd, regm, regn are 4bit variables 278 regm = i >> 0 & 0xf 279 switch i & 0xfff00ff0 { 280 default: 281 goto stage3 282 283 case 0xf3000110: // veor 284 m.freglo[regd] = m.freglo[regm] ^ m.freglo[regn] 285 m.freghi[regd] = m.freghi[regm] ^ m.freghi[regn] 286 287 if fptrace > 0 { 288 print("*** veor D[", regd, "] = ", hex(m.freghi[regd]), "-", hex(m.freglo[regd]), "\n") 289 } 290 break 291 292 case 0xeeb00b00: // D[regd] = const(regn,regm) 293 regn = regn<<4 | regm 294 regm = 0x40000000 295 if regn&0x80 != 0 { 296 regm |= 0x80000000 297 } 298 if regn&0x40 != 0 { 299 regm ^= 0x7fc00000 300 } 301 regm |= regn & 0x3f << 16 302 m.freglo[regd] = 0 303 m.freghi[regd] = regm 304 305 if fptrace > 0 { 306 print("*** immed D[", regd, "] = ", hex(m.freghi[regd]), "-", hex(m.freglo[regd]), "\n") 307 } 308 break 309 310 case 0xeeb00a00: // F[regd] = const(regn,regm) 311 regn = regn<<4 | regm 312 regm = 0x40000000 313 if regn&0x80 != 0 { 314 regm |= 0x80000000 315 } 316 if regn&0x40 != 0 { 317 regm ^= 0x7e000000 318 } 319 regm |= regn & 0x3f << 19 320 m.freglo[regd] = regm 321 322 if fptrace > 0 { 323 print("*** immed D[", regd, "] = ", hex(m.freglo[regd]), "\n") 324 } 325 break 326 327 case 0xee300b00: // D[regd] = D[regn]+D[regm] 328 fadd64c(fgetd(regn), fgetd(regm), &uval) 329 fputd(regd, uval) 330 331 if fptrace > 0 { 332 print("*** add D[", regd, "] = D[", regn, "]+D[", regm, "] ", hex(m.freghi[regd]), "-", hex(m.freglo[regd]), "\n") 333 } 334 break 335 336 case 0xee300a00: // F[regd] = F[regn]+F[regm] 337 fadd64c(f32to64(m.freglo[regn]), f32to64(m.freglo[regm]), &uval) 338 m.freglo[regd] = f64to32(uval) 339 340 if fptrace > 0 { 341 print("*** add F[", regd, "] = F[", regn, "]+F[", regm, "] ", hex(m.freglo[regd]), "\n") 342 } 343 break 344 345 case 0xee300b40: // D[regd] = D[regn]-D[regm] 346 fsub64c(fgetd(regn), fgetd(regm), &uval) 347 fputd(regd, uval) 348 349 if fptrace > 0 { 350 print("*** sub D[", regd, "] = D[", regn, "]-D[", regm, "] ", hex(m.freghi[regd]), "-", hex(m.freglo[regd]), "\n") 351 } 352 break 353 354 case 0xee300a40: // F[regd] = F[regn]-F[regm] 355 fsub64c(f32to64(m.freglo[regn]), f32to64(m.freglo[regm]), &uval) 356 m.freglo[regd] = f64to32(uval) 357 358 if fptrace > 0 { 359 print("*** sub F[", regd, "] = F[", regn, "]-F[", regm, "] ", hex(m.freglo[regd]), "\n") 360 } 361 break 362 363 case 0xee200b00: // D[regd] = D[regn]*D[regm] 364 fmul64c(fgetd(regn), fgetd(regm), &uval) 365 fputd(regd, uval) 366 367 if fptrace > 0 { 368 print("*** mul D[", regd, "] = D[", regn, "]*D[", regm, "] ", hex(m.freghi[regd]), "-", hex(m.freglo[regd]), "\n") 369 } 370 break 371 372 case 0xee200a00: // F[regd] = F[regn]*F[regm] 373 fmul64c(f32to64(m.freglo[regn]), f32to64(m.freglo[regm]), &uval) 374 m.freglo[regd] = f64to32(uval) 375 376 if fptrace > 0 { 377 print("*** mul F[", regd, "] = F[", regn, "]*F[", regm, "] ", hex(m.freglo[regd]), "\n") 378 } 379 break 380 381 case 0xee800b00: // D[regd] = D[regn]/D[regm] 382 fdiv64c(fgetd(regn), fgetd(regm), &uval) 383 fputd(regd, uval) 384 385 if fptrace > 0 { 386 print("*** div D[", regd, "] = D[", regn, "]/D[", regm, "] ", hex(m.freghi[regd]), "-", hex(m.freglo[regd]), "\n") 387 } 388 break 389 390 case 0xee800a00: // F[regd] = F[regn]/F[regm] 391 fdiv64c(f32to64(m.freglo[regn]), f32to64(m.freglo[regm]), &uval) 392 m.freglo[regd] = f64to32(uval) 393 394 if fptrace > 0 { 395 print("*** div F[", regd, "] = F[", regn, "]/F[", regm, "] ", hex(m.freglo[regd]), "\n") 396 } 397 break 398 399 case 0xee000b10: // S[regn] = R[regd] (MOVW) (regm ignored) 400 m.freglo[regn] = regs[regd] 401 402 if fptrace > 0 { 403 print("*** cpy S[", regn, "] = R[", regd, "] ", hex(m.freglo[regn]), "\n") 404 } 405 break 406 407 case 0xee100b10: // R[regd] = S[regn] (MOVW) (regm ignored) 408 regs[regd] = m.freglo[regn] 409 410 if fptrace > 0 { 411 print("*** cpy R[", regd, "] = S[", regn, "] ", hex(regs[regd]), "\n") 412 } 413 break 414 } 415 return 1 416 417 stage3: // regd, regm are 4bit variables 418 switch i & 0xffff0ff0 { 419 default: 420 goto done 421 422 case 0xeeb00a40: // F[regd] = F[regm] (MOVF) 423 m.freglo[regd] = m.freglo[regm] 424 425 if fptrace > 0 { 426 print("*** F[", regd, "] = F[", regm, "] ", hex(m.freglo[regd]), "\n") 427 } 428 break 429 430 case 0xeeb00b40: // D[regd] = D[regm] (MOVD) 431 m.freglo[regd] = m.freglo[regm] 432 m.freghi[regd] = m.freghi[regm] 433 434 if fptrace > 0 { 435 print("*** D[", regd, "] = D[", regm, "] ", hex(m.freghi[regd]), "-", hex(m.freglo[regd]), "\n") 436 } 437 break 438 439 case 0xeeb10bc0: // D[regd] = sqrt D[regm] 440 uval = float64bits(sqrt(float64frombits(fgetd(regm)))) 441 fputd(regd, uval) 442 443 if fptrace > 0 { 444 print("*** D[", regd, "] = sqrt D[", regm, "] ", hex(m.freghi[regd]), "-", hex(m.freglo[regd]), "\n") 445 } 446 break 447 448 case 0xeeb00bc0: // D[regd] = abs D[regm] 449 m.freglo[regd] = m.freglo[regm] 450 m.freghi[regd] = m.freghi[regm] & (1<<31 - 1) 451 452 if fptrace > 0 { 453 print("*** D[", regd, "] = abs D[", regm, "] ", hex(m.freghi[regd]), "-", hex(m.freglo[regd]), "\n") 454 } 455 break 456 457 case 0xeeb00ac0: // F[regd] = abs F[regm] 458 m.freglo[regd] = m.freglo[regm] & (1<<31 - 1) 459 460 if fptrace > 0 { 461 print("*** F[", regd, "] = abs F[", regm, "] ", hex(m.freglo[regd]), "\n") 462 } 463 break 464 465 case 0xeeb40bc0: // D[regd] :: D[regm] (CMPD) 466 fcmp64c(fgetd(regd), fgetd(regm), &cmp, &nan) 467 m.fflag = fstatus(nan, cmp) 468 469 if fptrace > 0 { 470 print("*** cmp D[", regd, "]::D[", regm, "] ", hex(m.fflag), "\n") 471 } 472 break 473 474 case 0xeeb40ac0: // F[regd] :: F[regm] (CMPF) 475 fcmp64c(f32to64(m.freglo[regd]), f32to64(m.freglo[regm]), &cmp, &nan) 476 m.fflag = fstatus(nan, cmp) 477 478 if fptrace > 0 { 479 print("*** cmp F[", regd, "]::F[", regm, "] ", hex(m.fflag), "\n") 480 } 481 break 482 483 case 0xeeb70ac0: // D[regd] = F[regm] (MOVFD) 484 fputd(regd, f32to64(m.freglo[regm])) 485 486 if fptrace > 0 { 487 print("*** f2d D[", regd, "]=F[", regm, "] ", hex(m.freghi[regd]), "-", hex(m.freglo[regd]), "\n") 488 } 489 break 490 491 case 0xeeb70bc0: // F[regd] = D[regm] (MOVDF) 492 m.freglo[regd] = f64to32(fgetd(regm)) 493 494 if fptrace > 0 { 495 print("*** d2f F[", regd, "]=D[", regm, "] ", hex(m.freghi[regd]), "-", hex(m.freglo[regd]), "\n") 496 } 497 break 498 499 case 0xeebd0ac0: // S[regd] = F[regm] (MOVFW) 500 f64tointc(f32to64(m.freglo[regm]), &sval, &ok) 501 if !ok || int64(int32(sval)) != sval { 502 sval = 0 503 } 504 m.freglo[regd] = uint32(sval) 505 if fptrace > 0 { 506 print("*** fix S[", regd, "]=F[", regm, "] ", hex(m.freglo[regd]), "\n") 507 } 508 break 509 510 case 0xeebc0ac0: // S[regd] = F[regm] (MOVFW.U) 511 f64tointc(f32to64(m.freglo[regm]), &sval, &ok) 512 if !ok || int64(uint32(sval)) != sval { 513 sval = 0 514 } 515 m.freglo[regd] = uint32(sval) 516 517 if fptrace > 0 { 518 print("*** fix unsigned S[", regd, "]=F[", regm, "] ", hex(m.freglo[regd]), "\n") 519 } 520 break 521 522 case 0xeebd0bc0: // S[regd] = D[regm] (MOVDW) 523 f64tointc(fgetd(regm), &sval, &ok) 524 if !ok || int64(int32(sval)) != sval { 525 sval = 0 526 } 527 m.freglo[regd] = uint32(sval) 528 529 if fptrace > 0 { 530 print("*** fix S[", regd, "]=D[", regm, "] ", hex(m.freglo[regd]), "\n") 531 } 532 break 533 534 case 0xeebc0bc0: // S[regd] = D[regm] (MOVDW.U) 535 f64tointc(fgetd(regm), &sval, &ok) 536 if !ok || int64(uint32(sval)) != sval { 537 sval = 0 538 } 539 m.freglo[regd] = uint32(sval) 540 541 if fptrace > 0 { 542 print("*** fix unsigned S[", regd, "]=D[", regm, "] ", hex(m.freglo[regd]), "\n") 543 } 544 break 545 546 case 0xeeb80ac0: // D[regd] = S[regm] (MOVWF) 547 cmp = int32(m.freglo[regm]) 548 if cmp < 0 { 549 fintto64c(int64(-cmp), &uval) 550 fputf(regd, f64to32(uval)) 551 m.freglo[regd] ^= 0x80000000 552 } else { 553 fintto64c(int64(cmp), &uval) 554 fputf(regd, f64to32(uval)) 555 } 556 557 if fptrace > 0 { 558 print("*** float D[", regd, "]=S[", regm, "] ", hex(m.freghi[regd]), "-", hex(m.freglo[regd]), "\n") 559 } 560 break 561 562 case 0xeeb80a40: // D[regd] = S[regm] (MOVWF.U) 563 fintto64c(int64(m.freglo[regm]), &uval) 564 fputf(regd, f64to32(uval)) 565 566 if fptrace > 0 { 567 print("*** float unsigned D[", regd, "]=S[", regm, "] ", hex(m.freghi[regd]), "-", hex(m.freglo[regd]), "\n") 568 } 569 break 570 571 case 0xeeb80bc0: // D[regd] = S[regm] (MOVWD) 572 cmp = int32(m.freglo[regm]) 573 if cmp < 0 { 574 fintto64c(int64(-cmp), &uval) 575 fputd(regd, uval) 576 m.freghi[regd] ^= 0x80000000 577 } else { 578 fintto64c(int64(cmp), &uval) 579 fputd(regd, uval) 580 } 581 582 if fptrace > 0 { 583 print("*** float D[", regd, "]=S[", regm, "] ", hex(m.freghi[regd]), "-", hex(m.freglo[regd]), "\n") 584 } 585 break 586 587 case 0xeeb80b40: // D[regd] = S[regm] (MOVWD.U) 588 fintto64c(int64(m.freglo[regm]), &uval) 589 fputd(regd, uval) 590 591 if fptrace > 0 { 592 print("*** float unsigned D[", regd, "]=S[", regm, "] ", hex(m.freghi[regd]), "-", hex(m.freglo[regd]), "\n") 593 } 594 break 595 } 596 return 1 597 598 done: 599 if i&0xff000000 == 0xee000000 || 600 i&0xff000000 == 0xed000000 { 601 print("stepflt ", pc, " ", hex(i), "\n") 602 fabort() 603 } 604 return 0 605 } 606 607 //go:nosplit 608 func _sfloat2(pc uint32, regs [15]uint32) (newpc uint32) { 609 systemstack(func() { 610 newpc = sfloat2(pc, ®s) 611 }) 612 return 613 } 614 615 func _sfloatpanic() 616 617 func sfloat2(pc uint32, regs *[15]uint32) uint32 { 618 first := true 619 for { 620 skip := stepflt((*uint32)(unsafe.Pointer(uintptr(pc))), regs) 621 if skip == 0 { 622 break 623 } 624 first = false 625 if skip == _FAULT { 626 // Encountered bad address in store/load. 627 // Record signal information and return to assembly 628 // trampoline that fakes the call. 629 const SIGSEGV = 11 630 curg := getg().m.curg 631 curg.sig = SIGSEGV 632 curg.sigcode0 = 0 633 curg.sigcode1 = 0 634 curg.sigpc = uintptr(pc) 635 pc = uint32(funcPC(_sfloatpanic)) 636 break 637 } 638 pc += 4 * uint32(skip) 639 } 640 if first { 641 print("sfloat2 ", pc, " ", hex(*(*uint32)(unsafe.Pointer(uintptr(pc)))), "\n") 642 fabort() // not ok to fail first instruction 643 } 644 return pc 645 }